





# 5<sup>th</sup> national RISC-V student contest 2024-2025

Sponsored by Thales, the GDR SOC<sup>2</sup> and the CNFM

# Increasing CVA6 frequency on FPGA

You are students and like new challenges. You are interested in electronics and computer architectures. You want to participate in the adventure of a renowned OpenHW processor core. Then join this contest and win up to € 5,000!

# Introduction

**Thales** is a world leader for mission critical information systems for the security, defense, space and aerospace domains. It employs about 77,000 people in 68 countries. Following the success of the four previous national RISC-V student contests from 2020 to 2024, Thales Research & Technology France, together with the GDR SOC<sup>2</sup> and the CNFM, are proud to announce the 5<sup>th</sup> edition of the contest (2024-2025).

This year's contest will focus on modifications of the CV32A6 RISC-V soft-core to increase its frequency.

**RISC-V** is a recent open ISA that is gaining every day more attraction. From this ISA, ETH Zürich has designed a mid-range open-source application core named **ARIANE**. It has the capacity to execute rich operating systems and integrates an MMU function and several privilege levels. In 2019, the **OpenHW Group** was created with the ambition to design industrial-grade RISC-V processors. It has integrated the ARIANE core as its new 64-bit application core under the name CV64A6. Thales engineers have created a more compact 32-bit version from the original design, named **CV32A6**. CV32A6 and CV64A6 share the same source code and are together referred to as CVA6.

# Targeted participants

You are a team of students:

- 1 to 4 Master 2 students (or equivalent: final year in engineering schools)
- All registered in a French engineering school or university
- Coached by one or several **supervisors** (teachers, assistant professors, professors). A PhD student can additionally join the supervisors.

Although the contest does not primarily target Master 1 students, they are also accepted.

You have the following skills or will get some or all of them:

- Digital electronics
- HDL languages
- Digital simulation
- Computing architecture
- Embedded programming
- FPGA design and tools

The broad timeline of the contest should make it a good fit for your last-year academic project. You can start a few months after the official kick-off date or submit results weeks or months before the deadline, e.g. before you start an internship.

# Description of the contest

#### Inputs

Thales will prepare a kit composed of:

- A testbench to simulate the CV32A6 in its RTL form;
- The parameters of the CV32A6 core to consider;
- Scripts for synthesis of the baseline core;
- A BSP;
- A reference design to run the CV32A6 core on a FPGA development board;
- The CoreMark application running in bare metal on the processor core;
- The MNIST application<sup>2</sup> running in bare metal on the processor core (generated by the N2D2 tool from CEA List).

The kit will be available on a Thales GitHub repository

The teams can anticipate the availability of the 2024-2025 kit by working with the 2023-2024 kit. Expected evolutions are:

- Upgrade to a more recent CVA6 release (likely 5.0.1 or 5.1.0);
- Installation of the CoreMark application (available in the 2020-2021 kit).

You will get support from your university/school and coaching from your supervisor. The organizers (Thales, GDR SOC<sup>2</sup>, CNFM) will remain in contact with the teams and the supervisors.

#### Communication and support

Supervisors will provide level 1 support to the team. Level 2 support will be addressed to the contest organizers and may only be exercised if the issue cannot be solved at level 1.

A Discord server will be created by the organizers to:

- Communicate announcements and practical information;
- Allow level 2 support;
- Host forums and discussions open to all participants.

The Discord server will log messages so that teams, which will start later, can recover past information. No mailing list will be maintained; all messages will go through Discord after the team is registered. The invitations to the Discord server will be sent when the registration is accepted.

The French language will be used on Discord and during the interim event (English can be used by foreign students). Results can be reported in French or English.

<sup>&</sup>lt;sup>2</sup> This year, the MNIST application will be used for non-regression.

#### Prerequisites

Most parts of the CVA6 processor are written in **SystemVerilog**, a language widely adopted by the industry. You will have to use this language to modify the core.

The list of CAD tools and the FPGA board are unchanged w.r.t. the previous editions, so that schools/universities having already participated may have the pre-requisite for this contest.

The **FPGA development board** selected for this context is the Digilent Zybo Z7-20<sup>3</sup>.

You should **anticipate as soon as possible the provisioning of the mandatory FPGA development environment** to avoid unnecessary delays. The list of necessary material is:

| Reference                     | URL                                                                                                     | Remark                                                                             |
|-------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Zybo Z7-20                    | https://store.digilentinc.com/zybo-z7-zynq-7000-arm-<br>fpga-soc-development-board/                     | Zybo Z7-10 is too small for CVA6.                                                  |
| Pmod USBUART                  | https://store.digilentinc.com/pmod-usbuart-usb-to-uart-<br>interface/                                   | Used for the console output                                                        |
| JTAG-HS2<br>Programming Cable | https://store.digilentinc.com/jtag-hs2-programming-<br>cable/                                           |                                                                                    |
| Connectors                    | https://store.digilentinc.com/pmod-cable-kit-2x6-pin-and-<br>2x6-pin-to-dual-6-pin-pmod-splitter-cable/ | At least a 6-pin connector Pmod<br>is necessary; other references<br>may offer it. |

Supervisors must **ensure that student teams will have this FPGA environment**. They can order the complete set from CNFM (contact: <u>fpga@cnfm.fr</u>).

The Siemens EDA **Questa** digital simulator will be needed to test your solutions and will be supported by Thales<sup>4</sup>. Questa licenses can be obtained through CNFM. As the Questa licence tokens are hosted on a CNFM server, you will likely need support from your IT (e.g. configure a firewall, communicate IP addresses with CNFM...).

**AMD Xilinx Vivado** will be used for the synthesis and place & route to port CV32A6 to the FPGA board. Participants can use evaluation licenses or the AMD University Program.

The kit prepared by Thales will run on Linux Ubuntu 20.04. You can use other host OSes, but you will not receive IT support by the organizers.

CAD tools are available in schools/universities through CNFM. For any information, supervisors can get in touch with <a href="mailto:cao@cnfm.fr">cao@cnfm.fr</a>.

From previous years' experience, you should anticipate the provisioning of CAD licences and FPGA board, and the setup of the IT infrastructure to avoid delays.

#### Work to perform and constraints

Your goal is to increase the CV32A6 frequency on FPGA.

Your creativity should prevail as long as the following constraints are fulfilled:

- Your solution shall keep the compatibility with the RV32IM instruction set.
- Your solution will run the CoreMark and MNIST applications on the FPGA board (without recompiling).
- You cannot decrease the CoreMark/MHz performance of CV32A6 by more than 10%.
- The size of your hardware design fits in the FPGA.
- You shall not remove the caches but you can modify them.
- You cannot alter the source code of the CoreMark and MNIST applications (binaries will be provided).
- Modifications of the software environment will not be accepted.
- The bus interconnect can be modified if it is a critical path with respect to the core.

<sup>&</sup>lt;sup>3</sup> No other FPGA boards will be accepted as the jury will replay results on its board.

<sup>&</sup>lt;sup>4</sup> Teams can use other simulators, e.g. Verilator, to develop their solution, but won't receive support on these tools.

- You cannot replace the CV32A6 by another core, but you can deeply modify CV32A6.
- You can use existing open-source code, as long as you respect its licence terms and the compatibility with the Apache/Solderpad licence<sup>5</sup>.

The organizers cannot anticipate all teams' ideas. If you have a doubt about your solution eligibility, share with the organizers a detailed description of your planned solution to get a pre-approval. Discussions will never be shared with other teams.

#### Outputs

You shall provide:

- A 6-page report presented as a scientific paper, in French or English, with illustrations<sup>6</sup>
- A 10-minute recorded video, that will be presented during the defense session (and during the prize ceremony for the winning teams), in French or English
- A link to your new source code and results uploaded on GitHub (under Apache or Solderpad licenses)
- The reports from the tools that justify the results presented in the report.

During the course of the contest, the organizers will provide additional instructions or clarifications. A standardized way to report results, according to the defined criteria, will also be provided.

#### Contributions to the OpenHW Group

Thales may get back in touch with the students to promote some of their contributions to the OpenHW Group. The OpenHW Group criteria for accepting contributions may differ from those used in this contest.

# Prizes and jury's criteria

To be eligible for the final selection, your solution must simulate correctly, work on the FPGA board with CoreMark and MNIST applications, provide a CoreMark score and fulfill the constraints listed above.

The jury will then rank the results based on the **frequency of CVA6 as reported by Vivado static timing analysis**. Overclocking on the FPGA board will not be considered.

If there are ties, i.e. teams with a close frequency (<1%), the results will be separated according to the FPGA resources (number of LUTs + number of flip-flops) used by the solution.

The jury will replay the finalists' results in its environment to avoid any differences due to local configurations.

The jury will consider specific situations (if not clearly defined in the rules) while maintaining the fairness between teams.

Thales will award  $\notin$  5,000 to the winning team and  $\notin$  3,000 to the second best team (for teams between 2 and 4 participants). Prizes<sup>7</sup> will be equally shared among the team members. If an awarded team only has 1 participant, the individual will get  $\notin$  2,500 for the first prize and  $\notin$  1,500 for the second prize.

The winning teams will present their video at an event organized by Thales and/or the GDR SOC<sup>2</sup>. In addition to the prize, they will get a diploma.

# Registration

Teams may register anytime until **28<sup>th</sup> February 2025** and run the contest at their own pace. They will recover past information from the Discord server.

Teams from a same university/school will register separately and can start at different dates.

<sup>&</sup>lt;sup>5</sup> This means for instance that you shall not include GPL or LGPL code.

<sup>&</sup>lt;sup>6</sup> An IEEE template is recommended: <u>https://www.ieee.org/conferences/publishing/templates.html</u>.

<sup>&</sup>lt;sup>7</sup> The prizes will be provided as prepaid Mastercard cards shortly after the prize ceremony. Award-winning team members will have to provide personal details needed by the payment organization.

Teams may deliver their results at any time before the end of the contest on **May 5<sup>th</sup>, 2025**. For instance, they can deliver their results before internships start.

To register, the <u>supervisor</u> will send an email to Jérôme Quévremont, Sébastien Pillement and Pascal Benoit (addresses below) with the following details:

- Name of the university/school
- Name of the team<sup>8</sup>
- Supervisor(s): Name, position (e.g. assistant professor), email address
- For each student: Name, option/major/"filière", Master 1 / Master 2, email address

The organizers will then check whether the registration is valid and send Discord time-limited invitations to the students and the supervisors.

A few additional rules:

- Individual candidates and teams without a supervisor are not accepted.
- If you are more than 4 students, register as several teams.
- There may be several teams from a given university/school.
- A team may include students from different options/majors/"filières".
- A student may not be in more than one team.
- A supervisor may supervise several teams and ensure no co-operation between these teams on their technical solutions. Joint teaching/learning (e.g. SystemVerilog, ISA, architecture courses) is accepted and encouraged.
- The supervisor(s), including PhD students if any, have an educational role (teaching, coaching, supporting...) and shall not design the team's solutions.
- The supervisor(s) may be replaced during the project.
- Once the team is registered, the list of students shall not change (except under exceptional circumstances, with the organizers' agreement).
- The organizers will consider specific situations (if not clearly defined in the rules) while maintaining the fairness with other teams.

<sup>&</sup>lt;sup>8</sup> It is important if there are several teams from a same university/school. If only one team registers, it can have the name of its university/school. The team name will be printed on the winners' diploma.

# Abbreviations

- BSP **Board Support Package** CAD **Computer-Aided Design** Coordination Nationale pour la Formation en Micro-électronique et en nanotechnologies CNFM FPGA Field-Programmable Gate Array GDR Groupe de Recherche HDL Hardware Description Language IT Information Technology ISA Instruction Set Architecture LUT Look-Up Table MMU Memory Management Unit Modified National Institute of Standards and Technology database MNIST RISC **Reduction Instruction Set Computer** RTL **Register Transfer Level**
- SoC System on Chip

## Planning

|                                                  | Thales                                                                                                            | GDR<br>SOC <sup>2</sup> | CNFM                                                                       | Teams and universities/schools                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 <sup>st</sup> October 2024                     | Launch of the c                                                                                                   | ontest                  |                                                                            | You can start registering teams.<br>You can anticipate the contest by<br>gaining knowledge on the CV32A6,<br>SystemVerilog, reusing previous years'<br>repositories<br>You should anticipate the provision of<br>tools and the FPGA board (see above).<br>No support from the organizers is<br>offered until the kit is delivered. |
| October 2024                                     | Delivery of the kit as a GitHub repo.                                                                             |                         |                                                                            | The teams can start later than this date.                                                                                                                                                                                                                                                                                          |
| October 2024 to April<br>21 <sup>st</sup> , 2025 | Level 2 support (fix bugs<br>in the kits)<br>The support will end two<br>weeks before the<br>submission deadline. |                         |                                                                            | Run the project. Supervisors provide level 1 support to the student team.                                                                                                                                                                                                                                                          |
| January/February 2025                            | Organization of an online e<br>introduction, guidelines to<br>submission, Q&A                                     |                         | ms'                                                                        | Participation to the event                                                                                                                                                                                                                                                                                                         |
| February 28 <sup>th</sup> , 2025                 |                                                                                                                   |                         |                                                                            | Deadline to register teams                                                                                                                                                                                                                                                                                                         |
| May 5 <sup>th</sup> , 2025 at 23:59              |                                                                                                                   |                         |                                                                            | Deadline to submit results in a GitHub<br>repository (reports, source code).<br>The teams can submit results sooner.<br>The defense videos will have to be<br>provided about one week after.                                                                                                                                       |
| Mid/end of May 2025<br>(TBA)                     | Organize the online defense session as<br>online meeting(s)                                                       |                         | Attend the online defense session:<br>recorded video (10') + live Q&A (5') |                                                                                                                                                                                                                                                                                                                                    |
| June 11 <sup>th</sup> -13 <sup>th</sup> , 2025   | Final event at Colloque GD<br>(to be confirmed): prize an<br>presentation by the winnin<br>(recorded videos).     | nouncem                 |                                                                            | You are welcome to receive the diploma and congratulations.                                                                                                                                                                                                                                                                        |

### Contacts

Thales Research and Technology Jérôme Quévremont jerome.quevremont@thalesgroup.com

GDR SOC<sup>2</sup> CNFM

Sébastien Pillement Pascal Benoit sebastien.pillement@univ-nantes.fr pascal.benoit@lirmm.fr